# ECE 351 Verilog and FPGA Design

Week 10\_1: FPGA overview (wrap-up)

Review Roy's HW #3 solution Introduction to Xilinx Vivado

**PmodSSD on Nexys A7 project walkthrough** 

Roy Kravitz

Electrical and Computer Engineering Department
Maseeh College of Engineering and Computer Science

### Questions about Homework #4?

Write-up: ece351sp21 hw4 release r1 1\docs\ece351sp21 hw4.pdf

ECE 351 Verilog and FPGA Design



## FPGA Overview (wrap-up)

#### Sources:

• ECE 540 lecture notes by David B. and Roy K.

ECE 351 Verilog and FPGA Design



#### Field-programmable gate array (FPGA)

4

- A "gate array" is just what it says...an array of logic gates that can be configured by customizing the interconnect according to a netlist
- FPGAs can (and are) reconfigured even after installed in the end user site
- Contrast to gate arrays that can't be reconfigured in the field
  - ASIC
  - Erasable programmable read-only memory (EPROM)
    - □ Peel back a sticker, expose to UV
  - Electronically-erasable programmable read-only memory (EEPROM)
    - □ Could be rewritten in the field but it's memory, not logic

ECE 351 Verilog and FPGA Design



#### Feature comparison

5

- Logic cells (not "real" like 60W light bulbs aren't "real")
- ☐ Configurable Logic Blocks
- □ **B**lock **R**AM
- Digital Signal Processing slices
- □ Advanced features

ECE 351 Verilog and FPGA Design



A "logic cell"

6

- "...the logical equivalent of a classic four-input Lookup Up Table and a flip-flop."
- 4-input LUT abbreviated as 4LUT. Many other numbers of inputs in commercial products.
  - A 4LUT can implement (and optionally store) any 4-variable logic function



ECE 351 Verilog and FPGA Design



|                                 |   |         |   |   |   | 7                           |
|---------------------------------|---|---------|---|---|---|-----------------------------|
| Lookup table                    | A | В       | С | D | Q |                             |
|                                 | 0 | 0       | 0 | 0 |   |                             |
|                                 | 0 | 0       | 0 | 1 |   |                             |
|                                 | 0 | 0       | 1 | 0 |   |                             |
|                                 | 0 | 0 0 1 1 |   |   |   |                             |
|                                 | 0 | 1       | 0 | 0 |   |                             |
|                                 | 0 | 1       | 0 | 1 |   |                             |
|                                 | 0 | 1       | 1 | 0 |   | You program Q               |
|                                 | 0 | 1       | 1 | 1 |   | column, store in local SRAM |
|                                 | 1 | 0       | 0 | 0 |   | IUCAI SKAIM                 |
|                                 | 1 | 0       | 0 | 1 |   |                             |
|                                 | 1 | 0       | 1 | 0 |   |                             |
|                                 | 1 | 0       | 1 | 1 |   |                             |
|                                 | 1 | 1       | 0 | 0 |   |                             |
|                                 | 1 | 1       | 0 | 1 |   |                             |
|                                 | 1 | 1       | 1 | 0 |   | Dontland Ctata              |
| ECE 351 Verilog and FPGA Design | 1 | 1       | 1 | 1 |   | Portland State              |

### Hypothetical logic cell

8



Figure 4-7. A simplified view of a Xilinx LC.

The Design Warrior's Guide to FPGAs by Clive "Max" Maxfield, Elsevier, 2004

ECE 351 Verilog and FPGA Design



## Resource example: SLICEM

9



ECE 351 Verilog and FPGA Design

Portland State

## Configurable Logic Blocks (CLBs)

10

| Table 1-2: | Artix-7 | FPGA | CLB | Resources |
|------------|---------|------|-----|-----------|
|            |         |      |     |           |

| Device | Slices <sup>(1)</sup> | SLICEL | SLICEM | 6-input<br>LUTs | Distributed RAM<br>(Kb) | Shift<br>Register<br>(Kb) | Flip-Flops |
|--------|-----------------------|--------|--------|-----------------|-------------------------|---------------------------|------------|
| 7A12T  | 2,000 <sup>(2)</sup>  | 1,316  | 684    | 8,000           | 171                     | 86                        | 16,000     |
| 7A15T  | 2,600 <sup>(2)</sup>  | 1,800  | 800    | 10,400          | 200                     | 100                       | 20,800     |
| 7A25T  | 3,650                 | 2,400  | 1,250  | 14,600          | 313                     | 156                       | 29,200     |
| 7A35T  | 5,200 <sup>(2)</sup>  | 3,600  | 1,600  | 20,800          | 400                     | 200                       | 41,600     |
| 7A50T  | 8,150                 | 5,750  | 2,400  | 32,600          | 600                     | 300                       | 65,200     |
| 7A75T  | 11,800 <sup>(2)</sup> | 8,232  | 3,568  | 47,200          | 892                     | 446                       | 94,400     |
| 7A100T | 15,850                | 11,100 | 4,750  | 63,400          | 1,188                   | 594                       | 126,800    |
| 7A200T | 33,650                | 22,100 | 11,550 | 134,600         | 2,888                   | 1,444                     | 269,200    |
|        |                       |        |        |                 |                         |                           |            |

#### Notes:

- 1. Each 7 series FPGA slice contains four LUTs and eight flip-flops; only SLICEMs can use their LUTs as distributed RAM or SRLs.
- $2. \ \ Number of slices corresponding to the number of LUTs and flip-flops supported in the device.$

7 Series FPGAs CLB User Guide UG474 (v1.8) September 27, 2016 -- ug474\_7Series\_CLB.pdf

ECE 351 Verilog and FPGA Design



Virtex FPGA clock speeds

11

**Clock Buffers and Networks** 

**E** XILINX.

Table 35: Clock Buffers Switching Characteristics

|                  | Description                                                                                                |          | Speed Grades and V <sub>CCINT</sub> Operating Voltages |        |       |     |  |
|------------------|------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------|--------|-------|-----|--|
| Symbol           |                                                                                                            |          | 1.0V                                                   |        | 0.95V |     |  |
|                  | _                                                                                                          | -3       | -1H                                                    | -2 -1  |       | 1   |  |
| Global Clo       | ock Switching Characteristics (Including BUFGCTRL)                                                         |          |                                                        |        |       |     |  |
| F <sub>MAX</sub> | Maximum frequency of a global clock tree (BUFG)                                                            | 850      | 725                                                    | 725    | 630   | MHz |  |
| Global Clo       | ock Buffer with Input Divide Capability (BUFGCE_DI                                                         | 7)       |                                                        |        |       |     |  |
| F <sub>MAX</sub> | Maximum frequency of a global clock buffer with input divide<br>capability (BUFGCE_DIV)                    | 850      | 725                                                    | 725    | 630   | MHz |  |
| Global Clo       | ock Buffer with Clock Enable (BUFGCE)                                                                      |          |                                                        |        |       |     |  |
| F <sub>MAX</sub> | Maximum frequency of a global clock buffer with clock enable (BUFGCE)                                      | 850      | 725                                                    | 725    | 630   | MHz |  |
| Leaf Clock       | Buffer with Clock Enable (BUFCE_LEAF)                                                                      |          |                                                        |        |       |     |  |
| F <sub>MAX</sub> | Maximum frequency of a leaf clock buffer with clock enable (BUFCE_LEAF)                                    | 850      | 725                                                    | 725    | 630   | MHz |  |
| GTH/GTY          | Clock Buffer with Clock Enable and Clock Input Divid                                                       | le Capab | ility (BU                                              | FG_GT) |       |     |  |
| F <sub>MAX</sub> | Maximum frequency of a serial transceiver clock buffer with clock enable and clock input divide capability | 512      | 512                                                    | 512    | 512   | MHz |  |

Virtex UltraScale FPGAs Data Sheet: DC and AC Switching Characteristics

850 MHz --> 1.17 ns

ECE 351 Verilog and FPGA Design



#### Distributed RAM (SLICEM only)

☐ Faster in-slice memory

| RAM       | Description      | Primitive | Number of LUTs |
|-----------|------------------|-----------|----------------|
| 32 x 1S   | Single port      | RAM32X1S  | 1              |
| 32 x 1D   | Dual port        | RAM32X1D  | 2              |
| 32 x 2Q   | Quad port        | RAM32M    | 4              |
| 32 x 6SDP | Simple dual port | RAM32M    | 4              |
| 64 x 1S   | Single port      | RAM64X1S  | 1              |
| 64 x 1D   | Dual port        | RAM64X1D  | 2              |
| 64 x 1Q   | Quad port        | RAM64M    | 4              |
| 64 x 3SDP | Simple dual port | RAM64M    | 4              |
| 128 x 1S  | Single port      | RAM128X1S | 2              |
| 128 x 1D  | Dual port        | RAM128X1D | 4              |
| 256 x 1S  | Single port      | RAM256X1S | 4              |

7 Series FPGAs CLB User Guide UG474 (v1.8) September 27, 2016 -- ug474\_7Series\_CLB.pdf

- Ports depend on what needs to access memory and when
- ☐ Keep within RAM sizes to take advantage of speed benefits!
- "... read and write operations each have an associated address bus ... [t]his means that the read and write operations can be performed simultaneously."
  - The Design Warrior's Guide to FPGAs by Clive "Max" Maxfield, Elsevier, 2004

ECE 351 Verilog and FPGA Design



Block RAM

- A block of RAM regionally separated from logic blocks
- ☐ 36 kbit blocks in 7-series Xilinx FPGAs
- $\square$  2x (72kb) and 1/2x (18 kb) with special properties
- ☐ True dual port, simple dual port, single port...
- "Widths greater than 16 bits should use block RAM, if available." (ug474)
  - Good advice but up to 72-bit width is possible
- Like distributed RAM, to your benefit to stick within bit size, width, port limitations to maximize performance
  - Less important if FPGA is an ASIC prototype vs. final device

ECE 351 Verilog and FPGA Design



## **D**igital **s**ignal **p**rocessing (DSP) slices

14



Figure 1-1: Basic DSP48E1 Slice Functionality

- □ "DSP applications use many binary multipliers and accumulators that are best implemented in dedicated DSP slices."
- □ Example features:
  - 25 × 18 two's-complement multiplier
  - 48-bit accumulator

ECE 351 Verilog and FPGA Design



Advanced features

15

- Popular pre-made functions: CMTs, PCIe, GTP, XADC ...
- Complete pre-made CPUs
  - Microblaze, picoblaze CPU cores are defined in software, "soft"
  - ARM core(s) in Zynq are "hard"
- □ "Slices" vs. "blocks" vs. "cores"
  - Slices are the most fundamental component in an FPGA
    - □ Probably have >>1 "logic cell"
    - ☐ Form the "FPGA fabric"
  - Blocks are monolithic and often unique
  - Cores are advanced unique functions (e.g., UART controller)
  - Block/core somewhat interchangeable

ECE 351 Verilog and FPGA Design



### Review Roy's Homework #3 solution

Write\_up: ece351sp21 hw3 release r1 0\docs\hw3 write up.pdf

Solution: ...\assignments\hw3\hdl

Results: ..\..\assignments\hw3\results

ECE 351 Verilog and FPGA Design



#### Introduction to Xilinx Vivado

#### Sources:

- FPGA design flow using Vivado workshop, Xilinx Corp.
- ECE 540 lecture notes by Brian Cruickshank
- ECE 540 lecture notes by Roy K. and David B.

ECE 351 Verilog and FPGA Design







Vivado IDE solution

21

- Interactive design and analysis
  - Timing analysis, connectivity, resource utilization, timing constraint analysis, and entry
- RTL development and analysis
  - Elaboration of HDL
  - Hierarchical exploration
  - Schematic generation
- XSIM logic simulator integration
- □ Synthesis and implementation in one package
- □ I/O pin planning
  - Interactive rule-based I/O assignment

ECE 351 Verilog and FPGA Design

© Copyright 2018 Xilinx



#### Who should use Vivado?

- Designers needing an interactive design approach
  - Analysis and area constraints to drive place & route
- Challenging designs
  - Large devices, complex constraints, and high device utilization
  - Advantages are also seen with small devices
- Designs experiencing implementation issues
  - Performance, capacity, run time, and repeatability
- Designs requiring implementation control
  - Users looking for options other than just a pushbutton flow
  - Visualize design issues from many aspects
  - Block-based design constraints
- Designs targeting the 7-Series (or newer) devices

ECE 351 Verilog and FPGA Design

Portland State

© Copyright 2018 Xilinx

#### Vivado's visualization feature

- Visualize and debug your design at any flow stage
  - Cross-probing between netlist/schematic/RTL



EOEv3610Vagillogoand2FPGA Design

© Copyright 2018 Xilinx



#### Project and non-project batch flows

24

- Vivado tools support two flows
  - Project based
  - Non-project batch
- Non-project batch flow
  - No project infrastructure
  - Tcl based
  - Can use GUI for visualization via the start\_gui command
  - Must manually create reports and checkpoints via commands
- Project-based flow
  - Project infrastructure is saved in \*.XPR file
  - Reports/state/runs/crossprobing is available
  - IDE GUI or Tcl script both available

ECE 351 Verilog and FPGA Design

Project-Based

Script

IDE

Non-Project Batch
Script

read\_verilog ...
read\_vhdl ...
read\_edif ...
synth\_design ...
report\_timing summary
write\_checkpoint ...
opt\_design
place\_design
report\_timing summary
write\_checkpoint ...
route\_design
report\_timing\_summary
write\_checkpoint ...



© Copyright 2018 Xilinx

#### Vivado design flow

- ☐ Interactive IP plug-n-play environment
  - AXI4, IP\_XACT
- Common constraint language (XDC) throughout flow
  - Apply constraints at any stage
- Reporting at any stage
  - Robust Tcl API
- Common data model throughout the flow
  - "In memory" model improves speed
  - Generate reports at all stages
- Save checkpoint designs at any stage
  - Netlist, constraints, place and route results

ECE 351 Verilog and FPGA Design

© Copyright 2018 Xilinx





25

#### Design database

26

- Processes access the underlying database of your design
  - Each process operates on a netlist and will modify the netlist or create a new netlist
- Different netlists are used throughout the design process
  - Elaborated
  - Synthesized
  - Implemented



ECE 351 Verilog and FPGA Design

© Copyright 2018 Xilinx



#### What is a netlist?

27

- □ A Netlist is a description of your design
  - Consists of cells, pins, port and nets
  - Cells are design objects
    - □ Instances of user modules/entities
    - ☐ Instances of library Basic Elements (BELs)
      - LUTs, FF, RAMs, DSP cells, etc...
    - ☐ Generic technology representations of hardware functions
    - □ Black boxes
  - Pins are connection points on cells
  - Ports are the top level ports of your design
  - Nets make connections between pins and from pins to ports

ECE 351 Verilog and FPGA Design

Portland State

© Copyright 2018 Xilinx



#### Elaborated design

- Representation of the design before synthesis
  - Interconnected netlist of hierarchical and generic technology cells
    - □ Instances of modules/entities
    - ☐ Generic technology representations of hardware components
      - AND, OR, buffer, multiplexers, adders, comparators, etc...



ECE 351 Verilog and FPGA Design

© Copyright 2018 Xilinx



Synthesized design

30

- Representation of the design after synthesis
  - Interconnected netlist of hierarchical and Basic Elements (BELs)
    - Instances of modules/entities
    - BELs
      - LUTs, flip-flops, carry chain elements, wide MUXes
      - Block RAMs, DSP cells
      - Clocking elements (BUFG, BUFR, MMCM, ...)
      - I/O elements (IBUF, OBUF, I/O flip-flops)
- Object names are the same as names in the elaborated netlist when possible



ECE 351 Verilog and FPGA Design

© Copyright 2018 Xilinx



#### Implemented design

- Representation of the design during and after the implementation process
  - Structurally similar to the Synthesized Design
  - Cells have locations, and nets are mapped to specific routing channels



ECE 351 Verilog and FPGA Design

© Copyright 2018 Xilinx



#### Main Vivado screen



ECE 351 Verilog and FPGA Design



TCL console

33

- □ Vivado also has a TCL console
- □ Very similar to Synopsys/Cadence commands
- There is a Tools->Xilinx TCL store with different options to help you with design and timing convergence

ECE 351 Verilog and FPGA Design



## Vivado flow stages

- Project Manager
- □ IP Integrator
- Simulation
- □ RTL Analysis
- □ Synthesis
- Implementation
- Program and Debug

ECE 351 Verilog and FPGA Design





34



### Vivado **IP I**ntegrator

- Create Block Design
- □ Open Block Design
- ☐ Generate Block Design



https://reference.digilentinc.com/vivado/getting-started-with-ipi/2018.2

ECE 351 Verilog and FPGA Design



36

### Vivado RTL analysis

37

- Open Elaborated design
  - Report Methodology
  - Report DRC
  - Report Noise
  - Schematic
- Schematics at RTL Analysis
  - No optimization, just reading RTL



ECE 351 Verilog and FPGA Design



### Vivado synthesis

38

- Run Synthesis
- Open Synthesized Design
  - Constraints Wizard
  - Edit Timing Constraints
  - Set Up Debug
  - Report Timing Summary
  - Report Clock Networks
  - Report Clock Interaction
  - Report Methodology
  - Report DRC
  - Report Noise
  - Report Utilization
  - Report Power
  - Schematic

ECE 351 Verilog and FPGA Design



Schematics at Vivado synthesis level

- Schematics are mapped to a netlist
  - A netlist is a Verilog netlist mapping to LUT cells, Carry Logic, DSP, RAMs, Ios, clock circuits, etc standard elements in the FPGA.
  - No behavioral code is left.
    - □ No always blocks. No functions. No ternary operators.
- Schematics/netlist is optimized for timing
  - Serial constructs will be made parallel for area or timing
    - For example, XOR parity structure can be made into a tree instead of xoring each bit in series
- But it is optimized with no physical knowledge
  - Net timing is only approximated
- You can write verilog from TCL console

ECE 351 Verilog and FPGA Design



39

#### Solve problems early

40

- ☐ Finding timing problem at Synthesis saves time
  - Implementation takes a long time to run
  - Many times, the timing problem exists at Synthesis
- Debug the timing problems at Synthesis first

ECE 351 Verilog and FPGA Design



#### 41 Report timing summary Many categories of reports, lots of terms **WNS TNS** Failing Endpoints **Check Timing** Tcl Console Messages Log Reports Design Runs Timing Q 🚆 🛊 C 💾 0 Design Timing Summary General Information Setup Pulse Width Timer Settings Design Timing Summary Worst Negative Slack (WNS): -6.938 ns Worst Hold Slack (WHS): 0.013 ns Worst Pulse Width Slack (WPWS): Clock Summary (8) Total Hold Slack (THS): Total Negative Slack (TNS): -8231.170 ns 0.000 ns Total Pulse Width Negative Slack (TPWS): 0.000 ns > 🔓 Check Timing (9658) Number of Failing Endpoints: 5450 Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Total Number of Endpoints: 18058 Total Number of Endpoints: 18058 Total Number of Endpoints: > inter-Clock Paths Timing constraints are not met. Other Path Groups > 🗀 User Ignored Paths > Unconstrained Paths

41

ECE 351 Verilog and FPGA Design

Portland State

## Vivado implementation

42

- □ Run Implementation
- Open Implemented Design
  - Constraints Wizard
  - Edit Timing Constraints
  - Report Timing Summary
  - Report Clock Networks
  - Report Clock Interaction
  - Report Methodology
  - Report DRC
  - Report Noise
  - Report Utilization
  - Report Power
  - Schematic

ECE 351 Verilog and FPGA Design



#### **Implementation**

- Maps the LUTs, SRAMs, I/O's, etc. to physical locations on the desired FPGA
- □ Nets are mapped to global, section, local nets
- ☐ Real net delays are used.
- Locations of components are moved around to improve timing
- □ Nets are split, re-driven
- Iteration happens on the worst paths until nothing more can be improved.
  - Sometimes only the worst is optimized (WNS based), sometimes all paths down to passing is optimized (TNS based)
- □ Different settings to trade-off runtime, area, performance

ECE 351 Verilog and FPGA Design



#### Report timing summary

Many categories of reports, lots of termsSynthesis



#### **Implementation**



ECE 351 Verilog and FPGA Design

Portland State





ECE 351 Verilog and FPGA Design



**Next Time** 

47

- □ Topics (last lecture):
  - JTAG, SoC's, etc.
  - Review for final exam (incl. trying to answer D2L questions)
  - Catch-up, wrap-up
- ☐ You should:
  - Be working on your HW #4 you only have a week
  - Add your questions for the final review class meeting (03-Jun) to the Discussion forum in Ask the Instructor/For the final review
- ☐ Homework, projects and quizzes
  - Homework #4 has been released
    - $\hfill \Box$  Due to D2L by 10:00 PM on 02-Jun. No late assignments accepted after Noon on Thu, 03-Jun
- ☐ Final exam scheduled for Mon 07-Jun from 10:15 AM − 12:05 PM
  - Poll: Should I increase the final exam time to 10:15 AM 12:45 PM?
  - Extra credit opportunity: Submit final exam questions/solutions to D2L by 10:00 PM on Friday, 04-Jun (up to 8 points added to your midterm exam score)

ECE 351 Verilog and FPGA Design

